分支自 DSP/ADSP21569/DSP-21569

graydon
2024-02-28 420778fcee054257d540cf24fbf1b1e3f9fc0d9f
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
/*
 * board.c
 *
 *  Created on: 2021Äê9ÔÂ1ÈÕ
 *      Author: graydon
 */
#include <stdio.h>
#include <services/int/adi_int.h>
#include <services/spu/adi_spu.h>
#include <services/pwr/adi_pwr.h>
#include <services/gpio/adi_gpio.h>
#include <SRU.h>
#include "DMCInit.h"
#include "board.h"
#include "gpio.h"
#include "config.h"
#include "ddr_sweep.h"
#include "sport.h"
 
 
 
void spu_config(void)
{
    *pREG_SPU0_SECUREP32=  0x3; //PORTA
    *pREG_SPU0_SECUREP33=  0x3;  //PORTB
    *pREG_SPU0_SECUREP34=  0x3; //PORTC
 
    *pREG_SPU0_SECUREP81=  0x3;//BITM_SPU_SECUREP_MSEC; //spi2
    *pREG_SPU0_SECUREP77= 0x3; //SPI2 TX DMA26
    *pREG_SPU0_SECUREP78= 0x3; //SPI2 RX DMA27
 
    //sport0-8 AB.
    *pREG_SPU0_SECUREP13= 0x3;
    *pREG_SPU0_SECUREP14= 0x3;
    *pREG_SPU0_SECUREP15= 0x3;
    *pREG_SPU0_SECUREP16= 0x3;
    *pREG_SPU0_SECUREP17= 0x3;
    *pREG_SPU0_SECUREP18= 0x3;
    *pREG_SPU0_SECUREP19= 0x3;
    *pREG_SPU0_SECUREP20= 0x3;
    *pREG_SPU0_SECUREP21= 0x3;
    *pREG_SPU0_SECUREP22= 0x3;
    *pREG_SPU0_SECUREP23= 0x3;
    *pREG_SPU0_SECUREP24= 0x3;
    *pREG_SPU0_SECUREP25= 0x3;
    *pREG_SPU0_SECUREP26= 0x3;
    *pREG_SPU0_SECUREP27= 0x3;
    *pREG_SPU0_SECUREP28= 0x3;
 
    //sport dma 0-7 ab
    *pREG_SPU0_SECUREP49= 0x3;
    *pREG_SPU0_SECUREP50= 0x3;
    *pREG_SPU0_SECUREP51= 0x3;
    *pREG_SPU0_SECUREP52= 0x3;
    *pREG_SPU0_SECUREP53= 0x3;
    *pREG_SPU0_SECUREP54= 0x3;
    *pREG_SPU0_SECUREP55= 0x3;
    *pREG_SPU0_SECUREP56= 0x3;
    *pREG_SPU0_SECUREP57= 0x3;
    *pREG_SPU0_SECUREP58= 0x3;
    *pREG_SPU0_SECUREP59= 0x3;
    *pREG_SPU0_SECUREP60= 0x3;
    *pREG_SPU0_SECUREP61= 0x3;
    *pREG_SPU0_SECUREP62= 0x3;
    *pREG_SPU0_SECUREP63= 0x3;
    *pREG_SPU0_SECUREP64= 0x3;
}
 
void pinmux_config(void)
{
    int i ,j ;
 
    //led
    GPIO_Init(GPIOC, GPIO_Pin0, MODE_0);
    GPIO_Set_Direction(GPIOC, GPIO_Pin0,GPIO_OUT);
 
    //aec card led.
    GPIO_Init(GPIOB, GPIO_Pin10, MODE_0);
    GPIO_Set_Direction(GPIOB, GPIO_Pin10,GPIO_OUT);
 
    //spi
    GPIO_Init(GPIOA, GPIO_Pin0|GPIO_Pin1|GPIO_Pin4|GPIO_Pin5, MODE_1);
 
    //ÀúÊ·ÒÅÁôÔ­ÒòÒÔǰµÄ°å¿¨IO½ÅûÓÐͳһ£¬ÐèÒª¶ÔÒÔǰ°æ±¾GPIO_Pin12 Ö§³Ö for tx.¡£
    //GPIOA_Pin13  ---- rx.  busy ..
    //GPIOB_Pin5,GPIO_Pin12   ---- tx.  dir.
    //dir, 0-tx,1-rx.
    //busy:0-no busy,1 -busy
    //for AEC Card..
    GPIO_Init(GPIOA, GPIO_Pin12|GPIO_Pin13, MODE_0); //io for tx.
    GPIO_Init(GPIOB, GPIO_Pin5, MODE_0); //for rx
    GPIO_Set_Direction(GPIOA, GPIO_Pin12 | GPIO_Pin13,GPIO_OUT);
    GPIO_Set_Direction(GPIOB, GPIO_Pin5,GPIO_OUT);
 
    GPIO_SetOutPut(GPIOA, GPIO_Pin12, GPIO_HIGH);
    GPIO_SetOutPut(GPIOA, GPIO_Pin13, GPIO_HIGH);
    GPIO_SetOutPut(GPIOB, GPIO_Pin5, GPIO_HIGH);
 
 
    //for main board..
    //io 4 for tx(dir), io 7 for rx(busy). high can not rx or tx. low allowed.
    GPIO_Init(GPIOC, GPIO_Pin4|GPIO_Pin7, MODE_0);
    GPIO_Set_Direction(GPIOC, GPIO_Pin4|GPIO_Pin7,GPIO_OUT);
    GPIO_SetOutPut(GPIOC, GPIO_Pin4|GPIO_Pin7, GPIO_HIGH);
 
 
    //quick blink led.
    for(i =0 ; i< 3; i++) {
        GPIO_SetOutPut(GPIOC, GPIO_Pin0, GPIO_HIGH);
        GPIO_SetOutPut(GPIOB, GPIO_Pin10, GPIO_HIGH);//V2
        for(j = 0;j<4000000;j++) asm("nop;") ;
        GPIO_SetOutPut(GPIOC, GPIO_Pin0, GPIO_LOW);
        GPIO_SetOutPut(GPIOB, GPIO_Pin10, GPIO_LOW);
        for(j = 0;j<4000000;j++) asm("nop;") ;
    }
 
}
 
/*
 * CGU0: SYSCLK0,SCLK0,CCLK0,SCLK1,OCLK0,DCLK0
 * cclk : core clock frequency
 * SYSCLK0 : System, L2 mem/cache, SEC  High speed peripherals
 * SCLK0 :Peripherals
 * SCLK0/OCLK0 : SPI SOURCE CLOCK
 * SCLK1 : SPDIF RX CLOCK
 * DCLK0 -DCLK1: DDR CLOCK ,
 * DCLK derived from CGU0..DCLK frequency = (SYS_CLKIN frequency/(DF+1)) MSEL/CGU_DIV.DSEL
 * SYS_CLKIN = 25M. DF:0, MSEL: 80
 * CGU1:
 * DCLK1 : DDR CLOCK,DCLK derived from CGU1
 */
int DDR_config()
{
    extern uint32_t adi_pwr_cfg0_init(void);
    //cgu_init();
    adi_pwr_Init(0, 25000000);
 
    adi_pwr_cfg0_init();
 
    uint32_t cclk,sclk,sclk0,sclk1,dclk,oclk;
 
    adi_pwr_GetCoreClkFreq(0, &cclk);
    adi_pwr_GetSystemFreq(0, &sclk, &sclk0, &sclk1);
    adi_pwr_GetDDRClkFreq(0, &dclk);
    adi_pwr_GetOutClkFreq(0, &oclk);
 
    if(dmc_cfg0_init() > 0){
        return -1;
    }
 
    //256MB.
    //if(Memory_Sweep_Test(0x80000000, 0x10000000)>0){
    if(Memory_Sweep_Test(0x80000000,  0x100000)>0){
        return -1;
    }
 
    return 0;
}
 
 
 
void SportsConfig(struct SportDef sports[8])
{
    u32 i ;
 
    for(i =0  ;i < 16 ;i ++) {
        if(sports[i].enable && sports[i].spid < 16) {
            if(sports[i].interrupt) {
                dma_install_interrupt(sports[i].spid);
            }
            sport_config(get_sport_regs(sports[i].spid) , &sports[i]);
        }
    }
 
    for(i =0  ;i < 16 ;i ++) {
        if(sports[i].enable && sports[i].spid < 16) {
            dma_enable(get_dma_regs(sports[i].spid));
            sport_enable(get_sport_regs(sports[i].spid), sports[i].enable_sec);
        }
    }
}
 
void RouteConfig(struct RouteDef* items, u32 nItems)
{
    u32 i ;
 
    for(i = 0 ;i < nItems ;i++) {
        dai_route(items[i].source, items[i].dest);
    }
}
 
void PCGsConfig(struct PCGDef pcgs[4])
{
    u32 i;
 
    volatile u32* pcg_pw[4] = {pREG_PCG0_PW1, pREG_PCG0_PW1 ,pREG_PCG0_PW2 ,pREG_PCG0_PW2};
    volatile u32* pcg_ctlc0[4] = {pREG_PCG0_CTLA0, pREG_PCG0_CTLB0 ,pREG_PCG0_CTLC0 ,pREG_PCG0_CTLD0};
    volatile u32* pcg_ctlc1[4] = {pREG_PCG0_CTLA1, pREG_PCG0_CTLB1 ,pREG_PCG0_CTLC1 ,pREG_PCG0_CTLD1};
 
    *pREG_PCG0_PW1 = 0; *pREG_PCG0_PW1 = 0;
 
    for(i = 0; i < 4; i++) {
        if (pcgs[i].enable ) {
            s32 n,r0 ;
 
            *pcg_ctlc1[i] =0 ; *pcg_ctlc0[i] =0;
             for (n=0; n<16; n++)asm("NOP;");
 
             if(pcgs[i].opmode) {
                 if(pcgs[i].fs_div > 0) {
                     *pcg_pw[i] |= (i&0x1)?(pcgs[i].width<<16):pcgs[i].width;
                 }
                 else if(pcgs[i].invert){
                     //bypass mode.
                     *pcg_pw[i] |= (i&0x1)?(1<<17):(1<<1);
                 }
 
                 r0 =  pcgs[i].sclk_div| (1<<30) | (1<<31) ;
             }
             else {
                 r0 =  pcgs[i].sclk_div| (1<<30) | (1<<31) | ((pcgs[i].sclk_div/2)<<20);
             }
            *pcg_ctlc1[i] = r0 ;
 
            r0 =  pcgs[i].fs_div | (1<<30) | (1<<31) ;
            *pcg_ctlc0[i] = r0;
        }
    }
}
 
 
void SRCsConfig(int group , struct SRCDef src[8])
{
    u32 reg[4] = {0 ,0, 0, 0};
 
    for(u32 i = 0 ;i < 4  ;i ++) {
        if(src[i].enable) {
            switch (src[i].format) {
            case 0:
                break;
            case 1:
                //iis
                reg[i] = (1<<2) | (1<<10) | (1<<15);
                break;
            case 2:
                //tdm
                reg[i] = (2<<2) | (2<<10) | (1<<15);
                break;
            case 3:
                break;
            }
        }
    }
 
    if(group) {
        *pREG_ASRC1_CTL01 = reg[0]|(reg[1]<<16);
        *pREG_ASRC1_CTL23 = reg[2]|(reg[3]<<16);
    }
    else {
        *pREG_ASRC0_CTL01 = reg[0]|(reg[1]<<16);
        *pREG_ASRC0_CTL23 = reg[2]|(reg[3]<<16);
    }
}
 
 
 
/*
 *
fpga dai0_5     mclk.
fpga daio_7    lrclk.
fpga dai0_6   sclk.
 
aec_out_i2s1   dai0_4
aec_out_i2s2    dai0_3
 
ad_i2s1   dai0_8
ad_i2s2   dai0_9
 
ref_i2s1   dai0_10
ref_i2s2   dai0_11
 *
 */
void DAI_config()
{
    /*SPORT0-3 signal can be routed using DAI0. SPORT4-7 signals can be routed using DAI1.
    detail saw datasheet page 22¨C6
    */
    /*enable Pad registers for all the DAI input pins */
    *pREG_PADS0_DAI0_IE= BITM_PADS_DAI0_IE_VALUE;
    *pREG_PADS0_DAI1_IE= BITM_PADS_DAI1_IE_VALUE;
 
    SRU(LOW,DAI0_PBEN01_I);
    SRU(LOW,DAI0_PBEN02_I);
    SRU(LOW,DAI0_PBEN03_I);
    SRU(LOW,DAI0_PBEN04_I);
    SRU(LOW,DAI0_PBEN05_I);
    SRU(LOW,DAI0_PBEN06_I);
    SRU(LOW,DAI0_PBEN07_I);
    SRU(LOW,DAI0_PBEN08_I);
    SRU(LOW,DAI0_PBEN09_I);
    SRU(LOW,DAI0_PBEN10_I);
    SRU(LOW,DAI0_PBEN11_I);
    SRU(LOW,DAI0_PBEN12_I);
    SRU(LOW,DAI0_PBEN19_I);
    SRU(LOW,DAI0_PBEN20_I);
 
    SRU2(LOW,DAI1_PBEN01_I);
    SRU2(LOW,DAI1_PBEN02_I);
    SRU2(LOW,DAI1_PBEN03_I);
    SRU2(LOW,DAI1_PBEN04_I);
    SRU2(LOW,DAI1_PBEN05_I);
    SRU2(LOW,DAI1_PBEN06_I);
    SRU2(LOW,DAI1_PBEN07_I);
    SRU2(LOW,DAI1_PBEN08_I);
    SRU2(LOW,DAI1_PBEN09_I);
    SRU2(LOW,DAI1_PBEN10_I);
    SRU2(LOW,DAI1_PBEN11_I);
    SRU2(LOW,DAI1_PBEN12_I);
    SRU2(LOW,DAI1_PBEN19_I);
    SRU2(LOW,DAI1_PBEN20_I);
 
//
//    SRU2(DAI1_CRS_PB03_O,DAI0_PB03_I);
//    SRU2(DAI1_CRS_PB04_O,DAI0_PB04_I);
//
//
//    SRU2(DAI1_PB19_O, SPT0_ACLK_I);
//    SRU2(DAI1_PB19_O, SPT0_BCLK_I);
//    SRU2(DAI1_PB19_O, SPT1_ACLK_I);
//    SRU2(DAI1_PB19_O, SPT1_BCLK_I);
//    SRU2(DAI1_PB19_O, SPT2_ACLK_I);
//    SRU2(DAI1_PB19_O, SPT2_BCLK_I);
//    SRU2(DAI1_PB19_O, SPT3_ACLK_I);
//    SRU2(DAI1_PB19_O, SPT3_BCLK_I);
//
//    SRU(DAI0_PB04_O, SPT4_ACLK_I);
//    SRU(DAI0_PB04_O, SPT4_BCLK_I);
//
//    SRU2(DAI1_PB20_O, SPT0_AFS_I);
//    SRU2(DAI1_PB20_O, SPT0_BFS_I);
//    SRU2(DAI1_PB20_O, SPT1_AFS_I);
//    SRU2(DAI1_PB20_O, SPT1_BFS_I);
//    SRU2(DAI1_PB20_O, SPT2_AFS_I);
//    SRU2(DAI1_PB20_O, SPT2_BFS_I);
//    SRU2(DAI1_PB20_O, SPT3_AFS_I);
//    SRU2(DAI1_PB20_O, SPT3_BFS_I);
//
//    SRU(DAI0_PB03_O, SPT4_AFS_I);
//    SRU(DAI0_PB03_O, SPT4_BFS_I);
//    SRU2(DAI1_PB01_O, SPT0_AD0_I);
//    SRU2(DAI1_PB02_O, SPT0_AD1_I);
//    SRU2(DAI1_PB03_O, SPT0_BD0_I);
//    SRU2(DAI1_PB04_O, SPT0_BD1_I);
//    SRU(DAI0_PB12_O, SPT1_AD0_I);
//    //DSP TDM IN
//    SRU(DAI0_PB05_O, SPT1_AD1_I);
//    //DANTE TDM IN0
//    SRU(DAI0_PB06_O, SPT1_BD0_I);
//    //DANTE TDM IN1
//    //output
//    SRU(HIGH, DAI1_PBEN08_I);
//    //OUT0
//    SRU(SPT2_AD0_O, DAI1_PB08_I);
//    SRU(HIGH, DAI1_PBEN07_I);
//    //OUT1
//    SRU(SPT2_AD1_O, DAI1_PB07_I);
//    SRU(HIGH, DAI1_PBEN06_I);
//    //OUT2
//    SRU(SPT2_BD0_O, DAI1_PB06_I);
//    SRU(HIGH, DAI1_PBEN05_I);
//    //OUT3
//    SRU(SPT2_BD1_O, DAI1_PB05_I);
//    SRU(HIGH, DAI0_PBEN07_I);
//    //DSP TDM OUT
//    SRU(SPT3_AD0_O, DAI0_PB07_I);
//    SRU(HIGH, DAI0_PBEN10_I);
//    //DANTE TDM OUT0
//    SRU(SPT3_AD1_O, DAI0_PB10_I);
//    SRU(HIGH, DAI0_PBEN11_I);
//    //DANTE TDM OUT1
//    SRU(SPT3_BD0_O, DAI0_PB11_I);
//
//    //DAI1_PB12_I//DAI0_PB08_I
//    SRU2(DAI1_PB12_O, PCG0_EXTCLKC_I);
//    SRU2(HIGH, DAI1_PBEN19_I);
//    SRU2(PCG0_CLKC_O, DAI1_PB19_I);
//    SRU2(HIGH, DAI1_PBEN20_I);
//    SRU2(PCG0_FSC_O,  DAI1_PB20_I);
//
//    {
//        int n ;
//    *pREG_PCG0_CTLC0 =0 ; *pREG_PCG0_CTLC1 =0;
//     for (n=0; n<16; n++)asm("NOP;");
//
//    *pREG_PCG0_CTLC0 = 512 | (1<<30) | (1<<31) ;;
//    *pREG_PCG0_CTLC1 = 8| (1<<30) | (1<<31) | ((8/2)<<20);
//    }
//    SRU(LOW,DAI0_PBEN03_I);  //SCLK
//    SRU(LOW,DAI0_PBEN04_I);  //FSCLK
//
//    SRU(DAI0_PB03_O,SPT0_ACLK_I);
//    SRU(DAI0_PB03_O,SPT0_BCLK_I);
//    SRU(DAI0_PB03_O,SPT1_ACLK_I);
//    SRU(DAI0_PB03_O,SPT1_BCLK_I);
//    SRU(DAI0_PB03_O,SPT2_ACLK_I);
//    SRU(DAI0_PB03_O,SPT2_BCLK_I);
//    SRU(DAI0_PB03_O,SPT3_ACLK_I);
//    SRU(DAI0_PB03_O,SPT3_BCLK_I);
//
//    SRU(DAI0_PB04_O,SPT0_AFS_I);
//    SRU(DAI0_PB04_O,SPT0_BFS_I);
//    SRU(DAI0_PB04_O,SPT1_AFS_I);
//    SRU(DAI0_PB04_O,SPT1_BFS_I);
//    SRU(DAI0_PB04_O,SPT2_AFS_I);
//    SRU(DAI0_PB04_O,SPT2_BFS_I);
//    SRU(DAI0_PB04_O,SPT3_AFS_I);
//    SRU(DAI0_PB04_O,SPT3_BFS_I);
//
//
//    /*
//     * sp0_ad0 1-16
//     * sp0_ad1 17-32
//     * sp0_bd0 33-48
//     * sp0_bd1 48-64
//     * sp1_ad0 65-80
//     * sp1_ad1 80-96
//     */
//
//    //input..
//    SRU(LOW,DAI0_PBEN01_I);  //IN0
//    SRU(DAI0_PB01_O,SPT0_AD0_I);
//    SRU(LOW,DAI0_PBEN02_I);  //IN1
//    SRU(DAI0_PB02_O,SPT0_AD1_I);
//    SRU(LOW,DAI0_PBEN05_I);  //IN2
//    SRU(DAI0_PB05_O,SPT0_BD0_I);
//    SRU(LOW,DAI0_PBEN06_I);  //IN3
//    SRU(DAI0_PB06_O,SPT0_BD1_I);
//    SRU(LOW,DAI0_PBEN07_I);  //IN4
//    SRU(DAI0_PB07_O,SPT1_AD0_I);
//    SRU(LOW,DAI0_PBEN08_I);  //IN5
//    SRU(DAI0_PB08_O,SPT1_AD1_I);
//
//    //output
//    SRU(HIGH,DAI0_PBEN09_I);  //OUT0
//    SRU(SPT2_AD0_O,DAI0_PB09_I);
//    SRU(HIGH,DAI0_PBEN10_I);  //OUT1
//    SRU(SPT2_AD1_O,DAI0_PB10_I);
//    SRU(HIGH,DAI0_PBEN11_I);  //OUT2
//    SRU(SPT2_BD0_O,DAI0_PB11_I);
//    SRU(HIGH,DAI0_PBEN12_I);  //OUT3
//    SRU(SPT2_BD1_O,DAI0_PB12_I);
//    SRU(HIGH,DAI0_PBEN19_I);  //OUT4
//    SRU(SPT3_AD0_O,DAI0_PB19_I);
//    SRU(HIGH,DAI0_PBEN20_I);  //OUT5
//    SRU(SPT3_AD1_O,DAI0_PB20_I);
//
//    SRU2(DAI1_PB20_O,PCG0_SYNC_CLKA_I);
#if 0
    s8 buffer[1024];
    u32 i;
    struct DSPConfig * configs = (struct DSPConfig *)buffer;
 
    memset(buffer, 0 , 1024);
    configs->mDspIndex = 0;
    configs->mDualDsp = 0;
    configs->mRxNum = 4;
    configs->mTxNum = 4;
 
    for(i = 0 ;i < 6 ;i ++) {
        configs->sports[i].clke = utrue;
        configs->sports[i].enable = utrue;
        configs->sports[i].enable_sec = ufalse;
        configs->sports[i].lfs = utrue;
        configs->sports[i].mfd = 1;
        configs->sports[i].opmode = 1 ;
        configs->sports[i].slots = 2;
        configs->sports[i].spid = i;
        configs->sports[i].vld = 2;
      }
 
      configs->sports[0].interrupt = utrue;
      configs->sports[0].rx = utrue;
      configs->sports[1].rx = utrue;
      configs->sports[2].rx = utrue;
      configs->sports[3].rx = utrue;
 
 
    #define AddRoute(s, d) \
        configs->routes[configs->mRouteNum].source = s; \
        configs->routes[configs->mRouteNum].dest = d;  \
        configs->mRouteNum++
 
      AddRoute(DAI0_PB06_O,SPT0_ACLK_I);
      AddRoute(DAI0_PB06_O,SPT0_BCLK_I);
      AddRoute(DAI0_PB06_O,SPT1_ACLK_I);
      AddRoute(DAI0_PB06_O,SPT1_BCLK_I);
      AddRoute(DAI0_PB06_O,SPT2_ACLK_I);
      AddRoute(DAI0_PB06_O,SPT2_BCLK_I);
 
      AddRoute(DAI0_PB07_O,SPT0_AFS_I);
      AddRoute(DAI0_PB07_O,SPT0_BFS_I);
      AddRoute(DAI0_PB07_O,SPT1_AFS_I);
      AddRoute(DAI0_PB07_O,SPT1_BFS_I);
      AddRoute(DAI0_PB07_O,SPT2_AFS_I);
      AddRoute(DAI0_PB07_O,SPT2_BFS_I);
 
      AddRoute(DAI0_PB08_O,SPT0_AD0_I);
      AddRoute(DAI0_PB09_O,SPT0_BD0_I);
      AddRoute(DAI0_PB10_O,SPT1_AD0_I);
      AddRoute(DAI0_PB11_O,SPT1_BD0_I);
 
      AddRoute(LOGIC_HIGH,DAI0_PBEN04_I);
      AddRoute(SPT2_AD0_O,DAI0_PB04_I);
      AddRoute(LOGIC_HIGH,DAI0_PBEN03_I);
      AddRoute(SPT2_BD0_O,DAI0_PB03_I);
 
 
    RouteConfig(configs->routes,configs->mRouteNum);
 
    SportsConfig(configs->sports);
#endif
}